# SL2101



### Synthesised b

### Features

- Single chip synthesised broadband solution
- Compatible with both up converter and downconverter requirements in double conversion tuner applications
- Incorporates 8 programmable mixer power ٠ settings
- Fully downwards compatible with the SL2100
- Compatible with digital and analogue system • requirements (in maximum power setting)
- CSO -65 dBc, CTB -68 dBc (typical, in ٠ maximum power setting)
- Extremely low phase noise balanced local oscillator, with I<sup>2</sup>C bus controlled band switching and with very low fundamental and harmonic radiation
- Integral fast mode compliant I<sup>2</sup>C bus controlled • PLL frequency synthesiser designed for high comparison frequencies and low phase noise performance
- Buffered crystal output for pipelining system ٠ reference frequency
- Full ESD protection. (Normal ESD handling procedures should be observed)

# Applications

- Cable telephony
- Double conversion tuners
- **Digital Terrestrial tuners**
- Cable Modems
- Data transmit systems
- Data communications systems ٠
- MATV

### Description

The SL2101 is a fully integrated single chip broadband mixer oscillator with on-board low phase

| S5526                                                                                                             | ISSUE 1.5                                 |                                                                                                                 | January 2002 |
|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|
| SL210                                                                                                             | ering Inforr<br>1C/KG/NP11<br>KG/NP1T (ta | S (sticks)                                                                                                      | eel)         |
| XTAL CAP<br>XTAL<br>SDA<br>SCL<br>BUFREF<br>Vccd<br>Vccd<br>Vee<br>RFE<br>RFB<br>Vee<br>VccRF<br>Vee<br>IFOUTPUTB | SL2101                                    | PUMP<br>DRIVE<br>PORT P0<br>Vee<br>ADD<br>Vee<br>VccLO<br>LOB<br>LO<br>VccLO<br>Vee<br>VccLO<br>Vee<br>IFOUTPUT |              |
|                                                                                                                   |                                           | NF                                                                                                              | P 28         |
|                                                                                                                   | re 1 - Pin al                             |                                                                                                                 |              |

It is intended primarily for application in double conversion tuners as both the up and down converter and is compatible with HIIF frequencies up to 1.4 GHz and all standard tuner IF output frequencies. It also contains a programmable power facility for application in systems where power consumption is important.

The device contains all elements necessary, with the exception of local oscillator tuning network, loop filter and crystal reference to fabricate a complete synthesised block converter, compatible with digital and analogue requirements.

# **Quick Reference Data**

All data applies at maximum power setting with the following conditions unless otherwise stated;

- a) nominal loads as follows;
  - 1220 MHz output load as in figure (3)
  - 44 MHz output load as in figure (4)
- input signal per carrier of 63 dBµV b) Characteristic Units MHz RF input operating range 50-1400 Input noise figure, SSB 50-860 MHz 6.5-8.5 dB 860-1400 8.5-12 12 dB Conversion gain dBc CTB (fully loaded matrix) -68 CSO (fully loaded matrix) dBc -65 P1dB input referred 110 dBμV Local oscillator phase noise as upconverter SSB @ 10 kHz offset dBc/Hz -90 SSB @ 100 kHz offset -112 dBc/Hz Local oscillator phase noise as downconverter SSB @ 10 kHz offset -93 dBc/Hz SSB @ 100 kHz offset -115 dBc/Hz Local oscillator phase noise floor -136 dBc/Hz PLL spurs on converted output with input @ 60 dB $\mu$ V < -70 dBc PLL maximum comparison frequency MHz 4 PLL phase noise at phase detector -152 dBc/Hz

dB

dBm assumes a 75 $\Omega$  characteristic impedance, and 0 dBm = 109 dB $\mu$ V

### **Functional Description**

The SL2101 is a broadband wide dynamic range mixer oscillator with on-board  $I^2C$  bus controlled PLL frequency synthesiser, optimised for application in double conversion tuner systems as both the up and down converter. It also has application in any system where a wide dynamic range broadband synthesised frequency converter is required.

The SL2101 is a single chip solution containing all necessary active circuitry and simply requires an external tuneable resonant network for the local oscillator sustaining network. The pin assignment is contained in figure (1) and the block diagram in figure (2).

The device also contains a programmable facility to adjust the power in the Ina/mixer so allowing power to be traded against intermodulation performance for power critical applications, such as telephony modems.

#### **Converter section**

In normal application the RF input is interfaced through appropriate impedance matching and an AGC front end to the device input. The RF input preamplifier of the device is designed for low noise figure, within the operating region of 50 to 1400 MHz and for high intermodulation distortion intercept so offering good signal to noise plus composite distortion spurious performance when loaded with a multi carrier system. The preamplifier also provides gain to the mixer section and back isolation from the local oscillator section.

The lna/mixer current and hence signal handling and device power consumption are programmable through the  $I^2C$  bus as tabulated in figure (6).

The typical RF input impedance and matching network for broadband upconversion are contained in figures (7) and (8) respectively and for narrow band downconversion in figures (9) and (10) respectively. The input referred two tone intermodulation test condition spectrum at maximum power setting is shown in figure (11). The typical input NF and gain versus frequency and NF specification limits, over selectable power settings are contained in figures (12), (13) and (14) respectively. The output of the preamplifier is fed to the mixer section which is optimised for low radiation application. In this stage the RF signal is mixed with the local oscillator frequency, which is generated by the on-board oscillator. The oscillator block uses an external tuneable network and is optimised for low phase noise. The typical oscillator application as an upconverter is shown in figure (15) and the typical phase noise performance in figure (16). The typical oscillator application as a downconverter is shown in figure (17), and the phase noise performance in figure (18). This oscillator block interfaces direct with the internal PLL to allow for frequency synthesis of the local oscillator.

Finally the output of the mixer provides an open collector differential output drive. The device allows for selection of an IF in the range 30-1400 MHz so covering standard HIIFs between 1 and 1.4 GHz and all conventional tuner output IFs. When used as a broadband upconverter to a HIIF the output should be differentially loaded, for example with a differential SAW filter, to maximise intermodulation performance. A nominal load in maximum power setting is shown in figure (3), which will typically be terminated with a differential  $200\Omega$  load. When used as a narrowband downconverter the output should be differentially loaded with a discrete differential to single ended converter as in figure (4), shown tuned to 44 MHz IF. Alternatively loading can be direct into a differential input amplifier or SAWF, in which case external loads to Vcc will be required. An example load for 44 MHz application with a gain of 16 dB is contained in figure (5). The NF and gain with recommended load versus power setting are contained in figure (19).

The typical IF output impedance as upconverter and downconverter are contained in figures (20) and (21) respectively.

In all applications care should be taken to achieve symmetric balance to the IF outputs to maximise intermodulation performance.

The typical key performance data at 5V Vcc and 25 deg C ambient are shown in the section headed 'QUICK REFERENCE DATA'.

### PLL frequency Synthesiser

The PLL frequency synthesiser section contains all the elements necessary, with the exception of a reference frequency source and loop filter to control the oscillator, so forming a complete PLL frequency synthesised source. The device allows for operation with a high comparison frequency and is fabricated in high speed logic, which enables the generation of a loop with good phase noise performance.

The LO signal from the oscillator drives an internal preamplifier, which provides gain and reverse isolation from the divider signals. The output of the preamplifier interfaces direct with the 15-bit fully programmable divider. The programmable divider is of MN+A architecture, where the dual modulus prescaler is 16/17, the A counter is 4-bits, and the M counter is 11 bits.

The output of the programmable divider is fed to the phase comparator where it is compared in both phase and frequency domain with the comparison frequency. This frequency is derived either from the on-board crystal controlled oscillator or from an external reference source. In both cases the reference frequency is divided down to the comparison frequency by the reference divider which is programmable into 1 of 29 ratios as detailed in figure (22). Typical applications for the crystal oscillator are contained in figure (23a) and figure (23b). Figure (23b) is used when driving a second SL2101 as a downconverter.

The output of the phase detector feeds a charge pump and loop amplifier, which when used with an external loop filter and high voltage transistor, integrates the current pulses into the varactor line voltage, used for controlling the oscillator.

The programmable divider output Fpd divided by two and the reference divider output Fcomp can be switched to port P0 by programming the device into test mode. The test modes are described in figure (24).

The crystal reference frequency can be switched to BUFREF output by bit RE as described in figure (25)

### Programming

The SL2101 is controlled by an I<sup>2</sup>C data bus and is compatible with both standard and fast mode formats.

Data and Clock are fed in on the SDA and SCL lines respectively as defined by I<sup>2</sup>C bus format. The device can either accept data (write mode), or send data (read mode). The LSB of the address byte (R/W) sets the device into write mode if it is low, and read mode if it is high. Tables 1 and 2 in figure (26) illustrate the format of the data. The device can be programmed to respond to several addresses, which enables the use of more than one device in an  $I^2C$ bus system. Figure (26), table 3 shows how the address is selected by applying a voltage to the 'ADD' input. When the device receives a valid address byte, it pulls the SDA line low during the acknowledge period. and during following acknowledge periods after further data bytes are received. When the device is programmed into read mode, the controller accepting the data must pull the SDA line low during all status byte acknowledge periods to read another status byte. If the controller fails to pull the SDA line low during this period, the device generates an internal STOP condition, which inhibits further reading.

#### Write mode

With reference to figure (26), table 1, bytes 2 and 3 contain frequency information bits  $2^{14}-2^0$  inclusive. Byte 4 controls the synthesiser reference divider ratio, see figure (22) and the charge pump setting, see figure (27). Byte 5 controls the test modes, see figure (24), the buffered crystal reference output select RE, see figure (25), the power setting, see figure (6) and the output port P0.

After reception and acknowledgement of a correct address (byte 1), the first bit of the following byte determines whether the byte is interpreted as a byte 2 or 4, a logic '0' indicating byte 2, and a logic '1' indicating byte 4. Having interpreted this byte as either byte 2 or 4 the following data byte will be interpreted as byte 3 or 5 respectively. Having received two complete data bytes, additional data bytes can be entered, where byte interpretation follows the same procedure, without re-addressing the device. This procedure continues until a STOP condition is received. The STOP condition can be generated after any data byte, if however it occurs during a byte transmission, the previous byte data is retained. To facilitate smooth fine tuning, the frequency data bytes are only accepted by the device after all 15 bits of frequency data have been received, or after the generation of a STOP condition.

### Read mode

When the device is in read mode, the status byte read from the device takes the form shown in figure (26) table 2.

Bit 1 (POR) is the power-on reset indicator, and this is set to a logic '1' if the Vcc supply to the device has dropped below 3V (at 25° C), e.g. when the device is initially turned ON. The POR is reset to '0' when the read sequence is terminated by a STOP command. When POR is set high this indicates that the programmed information may have been corrupted and the device reset to the power up condition.

Bit 2 (FL) indicates whether the synthesiser is phase locked, a logic '1' is present if the device is locked, and a logic '0' if the device is unlocked.

| Programmable features            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Synthesiser programmable divider | Function as described above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Reference programmable divider   | Function as described above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Charge pump current              | The charge pump current can be programmed by bits C1 & C0 within data byte 4, as defined in figure (27).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Power setting                    | The device power and hence signal handling can be programmed by<br>bits I2 - I0 within data byte 5, as defined in figure (6d).<br>In all power settings the synthesiser remains enabled to facilitate rapid<br>PLL lock reacquisition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Test mode                        | The test modes are defined by bits T2 - T0 as described in figure (24)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| General purpose ports, P0        | The general purpose port can be programmed by bits P0;<br>Logic '1' = on<br>Logic '0' = off (high impedance) - this is the default state at device<br>power on                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                  | The bottom devices the contract of the second |

Buffered crystal reference output, BUFREF The buffered crystal reference frequency can be switched to the BUFREF output by bit RE as described in figure 25. The BUFREF output defaults to the 'ON' condition at device power up.



Figure 2 - SL2101 block diagram



Figure 3 - Nominal output load as upconverter into differential SAWF



Figure 4 - Nominal output load as downconverter, 44MHz IF



Figure 5 - Output load as downconverter to a differential amplifier

| 12 | l1 | 10 | Supply cu | rrent in mA |
|----|----|----|-----------|-------------|
| 12 |    | 10 | typ       | max         |
| 0  | 0  | 0  | 90 *      | 120         |
| 0  | 0  | 1  | 67        | 89          |
| 0  | 1  | 0  | 56        | 75          |
| 0  | 1  | 1  | 51        | 68          |
| 1  | 0  | 0  | 82        | 109         |
| 1  | 0  | 1  | 59        | 78          |
| 1  | 1  | 0  | 48        | 64          |
| 1  | 1  | 1  | 43        | 57          |

Figure 6 - Supply current

\* default setting on SL2100



Figure 7 - Typical RF input impedance as broadband upconverter (maximum power setting)



Figure 8 - RF input impedance matching network as 50-860MHz upconverter



Figure 9 - Typical RF input impedance as narrow band downconverter (maximum power setting)



Figure 10 - RF input impedance matching network as 1.22GHz downconverter



Figure 11 - Two tone intermodulation test condition spectrum, input referred



Figure 12 - Input NF, typical (maximum power setting)



Figure 13 - Conversion Gain as upconverter (maximum power setting)

| 12 | 11 | 10 | Typ NF<br>(dB) | Gain<br>(dB) | typ CSO*<br>(dBc) | typ CTB*<br>(dBc) | typ IPIP2<br>(dBμV) | typ IPIP3<br>(dBμV) |
|----|----|----|----------------|--------------|-------------------|-------------------|---------------------|---------------------|
| 0  | 0  | 0  | 6.8            | 10.1         | -65               | -65               | 144                 | 121                 |
| 0  | 0  | 1  | 6.0            | 9.1          | -60               | -54               | 141                 | 114                 |
| 0  | 1  | 0  | 5.8            | 7.6          | -56               | -42               | 132                 | 108                 |
| 0  | 1  | 1  | 6.5            | 5.4          | -49               | -35               | 129                 | 106                 |
| 1  | 0  | 0  | 8.7            | 10.4         | -63               | -60               | 146                 | 117                 |
| 1  | 0  | 1  | 6.2            | 10.0         | -64               | -56               | 142                 | 113                 |
| 1  | 1  | 0  | 5.9            | 8.3          | -58               | -42               | 133                 | 106                 |
| 1  | 1  | 1  | 6.4            | 5.8          | -50               | -34               | 126                 | 103                 |

Figure 14 - Upconverter gain, NF and intermodulation with recommended load versus power setting

\* Measured with 128 channels at +7dBmV.







Figure 16 - Oscillator typical phase noise performance at 10kHz offset



Figure 17 - Downconverter oscillator application





| 12 | 11 | 10 | Typ NF<br>(dB) | Gain<br>(dB) | Typ IPIP3<br>(dBμV) |
|----|----|----|----------------|--------------|---------------------|
| 0  | 0  | 0  | 10.3           | 15.6         | 124                 |
| 0  | 0  | 1  | 9.3            | 15.1         | 119                 |
| 0  | 1  | 0  | 8.8            | 14.0         | 112                 |
| 0  | 1  | 1  | 8.7            | 12.1         | 106                 |
| 1  | 0  | 0  | 11.6           | 15.4         | 121.3               |
| 1  | 0  | 1  | 9.0            | 15.1         | 119.7               |
| 1  | 1  | 0  | 8.3            | 13.9         | 112.6               |
| 1  | 1  | 1  | 8.0            | 11.9         | 106.3               |

Figure 19 - Downconverter gain, NF and IP3 with recommended (Fig. 4)load versus power setting



Figure 20 - Typical IF output impedance as upconverter, single-ended



Figure 21 - Typical IF output impedance as downconverter, single-ended

| R4 | R3 | R2 | R1 | R0 | Ratio         |
|----|----|----|----|----|---------------|
| 0  | 0  | 0  | 0  | 0  | 2             |
| 0  | 0  | 0  | 0  | 1  | 4             |
| 0  | 0  | 0  | 1  | 0  | 8             |
| 0  | 0  | 0  | 1  | 1  | 16            |
| 0  | 0  | 1  | 0  | 0  | 32            |
| 0  | 0  | 1  | 0  | 1  | 64            |
| 0  | 0  | 1  | 1  | 0  | 128           |
| 0  | 0  | 1  | 1  | 1  | 256           |
| 0  | 1  | 0  | 0  | 0  | Illegal state |
| 0  | 1  | 0  | 0  | 1  | 5             |
| 0  | 1  | 0  | 1  | 0  | 10            |
| 0  | 1  | 0  | 1  | 1  | 20            |
| 0  | 1  | 1  | 0  | 0  | 40            |
| 0  | 1  | 1  | 0  | 1  | 80            |
| 0  | 1  | 1  | 1  | 0  | 160           |
| 0  | 1  | 1  | 1  | 1  | 320           |
| 1  | 0  | 0  | 0  | 0  | Illegal state |
| 1  | 0  | 0  | 0  | 1  | 6             |
| 1  | 0  | 0  | 1  | 0  | 12            |
| 1  | 0  | 0  | 1  | 1  | 24            |
| 1  | 0  | 1  | 0  | 0  | 48            |
| 1  | 0  | 1  | 0  | 1  | 96            |
| 1  | 0  | 1  | 1  | 0  | 192           |
| 1  | 0  | 1  | 1  | 1  | 384           |
| 1  | 1  | 0  | 0  | 0  | Illegal state |
| 1  | 1  | 0  | 0  | 1  | 7             |
| 1  | 1  | 0  | 1  | 0  | 14            |
| 1  | 1  | 0  | 1  | 1  | 28            |
| 1  | 1  | 1  | 0  | 0  | 56            |
| 1  | 1  | 1  | 0  | 1  | 112           |
| 1  | 1  | 1  | 1  | 0  | 224           |
| 1  | 1  | 1  | 1  | 1  | 448           |

Figure 22 - Reference division ratios





Figure 23(a) - Standard application

Figure 23(b) - Application when driving two SL2101 from one crystal

Figures 23(a) and (b) - Crystal oscillator applications

| T2 | T1 | ТО | Test mode description                                                                |
|----|----|----|--------------------------------------------------------------------------------------|
| 0  | 0  | 0  | Normal operation                                                                     |
| 0  | 0  | 1  | Charge pump sink *<br>Status byte FL set to logic '0'                                |
| 0  | 1  | 0  | Charge pump source *<br>Status byte FL set to logic '0'                              |
| 0  | 1  | 1  | Charge pump disabled *<br>Status byte FL set to logic '1'                            |
| 1  | 0  | 0  | Normal operation and Port P0 = $Fpd/2$                                               |
| 1  | 0  | 1  | Charge pump sink *<br>Status byte FL set to logic '0'<br>Port P0 = Fcomp             |
| 1  | 1  | 0  | Charge pump source *<br>Status byte FL set to logic '0'<br>Port P0=F <sub>comp</sub> |
| 1  | 1  | 1  | Charge pump disabled *<br>Status byte FL set to logic '1'<br>Port P0 = Fcomp         |

Figure 24 - Test modes

\*clocks need to be present on crystal and local oscillator to enable charge pump test modes and to toggle status byte bit FL

| RE | BUFREF output            |
|----|--------------------------|
| 0  | disabled, high impedance |
| 1  | enabled                  |

#### Figure 25 - Buffered crystal reference output select

|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | MSB            |                                                                                                                                 |                |                |                |                |                | LSB            |   |        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------|---------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|---|--------|
| Address                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               | 1              | 1 1 0 0 0 MA1 MA0 0 A <b>Byte 1</b>                                                                                             |                |                |                |                |                |                |   |        |
| Programm                                                                                                                                                                                                                                                                                                                                                                                                                                                  | able divider  | 0              | 0 2 <sup>14</sup> 2 <sup>13</sup> 2 <sup>12</sup> 2 <sup>11</sup> 2 <sup>10</sup> 2 <sup>9</sup> 2 <sup>8</sup> A <b>Byte 2</b> |                |                |                |                |                |                |   | Byte 2 |
| Programm                                                                                                                                                                                                                                                                                                                                                                                                                                                  | able divider  | 2 <sup>7</sup> | 2 <sup>6</sup>                                                                                                                  | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 2 <sup>0</sup> | Α | Byte 3 |
| Control da                                                                                                                                                                                                                                                                                                                                                                                                                                                | ta            | 1              | C1                                                                                                                              | C0             | R4             | R3             | R2             | R1             | R0             | Α | Byte 4 |
| Control da                                                                                                                                                                                                                                                                                                                                                                                                                                                | ta            | T2             | T1                                                                                                                              | Т0             | 12             | 1              | 10             | RE             | P0             | Α | Byte 5 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab           | le 1 - W       | Vrite da                                                                                                                        | ata forr       | nat (M         | SB is t        | ransmi         | itted fir      | rst)           |   |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               | MSB            |                                                                                                                                 |                |                |                |                |                | LSB            |   |        |
| Address                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               | 1              | 1                                                                                                                               | 0              | 0              | 0              | MA1            | MA0            | 1              | A | Byte 1 |
| Status byte                                                                                                                                                                                                                                                                                                                                                                                                                                               | e             | POR            | FL                                                                                                                              | 0              | 0              | 0              | 0              | 0              | 0              | А | Byte 2 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab           | le 2 - R       | lead da                                                                                                                         | ata forr       | nat (M         | SB is t        | ransmi         | itted fir      | rst)           |   |        |
| A:Acknowledge bitMA1,MA0:Variable address bits (see Table 3) $2^{14}-2^0$ :Programmable division ratio control bitsI2-10:Ina/mixer power select (see figure (6))C1-C0:Charge pump current select (see figure (27))R4-R0:Reference division ratio select (see figure (22))T2-T0:Test mode control bits (see figure (24))RE:Buffered crystal reference output enable (see figure (25))P0:P0 port output statePOR:Power on reset indicatorFL:Phase lock flag |               |                |                                                                                                                                 |                |                |                |                |                |                |   |        |
| MA1                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MA0           |                |                                                                                                                                 |                | Addı           | ess inp        | ut voltag      | ge level       |                |   |        |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0             |                |                                                                                                                                 |                |                | 0-0            | .1Vcc          |                |                |   |        |
| 0                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1             |                |                                                                                                                                 |                |                | Oper           | n circuit      |                |                |   |        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0             |                | 0.4Vcc - 0.6 Vcc #                                                                                                              |                |                |                |                |                |                |   |        |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1             |                |                                                                                                                                 |                |                | 0.9 V          | cc - Vcc       |                |                |   |        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |                | Tabl                                                                                                                            | e 3 - A        | ddress         | select         | tion           |                |                |   |        |
| # Programr                                                                                                                                                                                                                                                                                                                                                                                                                                                | med by connec | ting a 30      | 0 kΩ res                                                                                                                        | sistor bet     | ween pi        | n and Vo       | cc             |                |                |   |        |

Figure 26

| C1 | CO | Current in µA |        |        |  |  |  |  |
|----|----|---------------|--------|--------|--|--|--|--|
| CI | CU | min           | typ    | max    |  |  |  |  |
| 0  | 0  | +-98          | +-130  | +-162  |  |  |  |  |
| 0  | 1  | +-210         | +-280  | +-350  |  |  |  |  |
| 1  | 0  | +-450         | +-600  | +-750  |  |  |  |  |
| 1  | 1  | +-975         | +-1300 | +-1625 |  |  |  |  |

Figure 27 - Charge pump current

## **Electrical Characteristics**

### Test conditions (unless otherwise stated)

 $T_{amb} = -40^{\circ}$  to 85°C, Vee= 0V, Vcc=5V+-5%

These characteristics are guaranteed by either production test or design. They apply within the specified ambient temperature and supply voltage at maximum power setting unless otherwise stated.

| Characteristic                                | pin                   | min | typ | max  | units | conditions                                                                                                                                            |
|-----------------------------------------------|-----------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Supply current                                | 6,12,<br>17,19,<br>22 |     | 90  | 120  | mA    | IF outputs will be connected to Vcc through<br>the differential load as in figures (3), (4) & (5)<br>See figure (6) for programmable settings         |
| Input frequency range                         | 9, 10                 | 50  |     | 1400 | MHz   | Operating condition only                                                                                                                              |
| Output frequency range                        | 14, 15                | 30  |     | 1400 | MHz   | Operating condition only                                                                                                                              |
| Composite peak input signal                   | 9, 10                 |     | 97  |      | dBµV  | Operating condition only                                                                                                                              |
| All synthesiser related spurs on IF<br>Output | 14, 15                |     |     | -60  | dBc   | Within channel bandwidth of 8 MHz and with input power of 60 dB $\mu V$                                                                               |
| Upconverter application                       |                       |     |     |      |       |                                                                                                                                                       |
| Input frequency range                         | 9, 10                 | 50  |     | 860  | MHz   |                                                                                                                                                       |
| Input impedance                               |                       |     | 75  |      | Ω     | See figure (7)                                                                                                                                        |
| Input return loss                             |                       | 6   |     |      | dB    | With input matching network as in figure (8)                                                                                                          |
| Input Noise Figure                            |                       |     |     | 9.5  | dB    | Tamb=27°C,see figure (12), with input<br>matching network as in figure (8)<br>See figure (14) for programmable settings                               |
| Conversion gain                               |                       |     | 9   |      | dB    | Differential voltage gain to 200 $\Omega$ load on<br>output of SAWF as in figure (3), see figure<br>(13)<br>See figure (14) for programmable settings |
| Gain variation across operation range         |                       | -1  |     | +1   | dB    | 50-860 MHz                                                                                                                                            |
| Gain variation within channel                 |                       |     |     | 0.5  | dB    | Channel bandwidth 8 MHz within operating frequency range                                                                                              |
| Through gain                                  |                       |     |     | -20  | dB    | 45-1400 MHz                                                                                                                                           |
| CSO                                           |                       |     | -65 |      | dBc   | Measured with 128 channels at 62 dB $\mu$ V See figure (14) for programmable settings                                                                 |
| СТВ                                           |                       |     | -68 |      | dBc   | Measured with 128 channels at 62 dB $\mu$ V See figure (14) for programmable settings                                                                 |
| IPIP2 <sub>2T</sub>                           |                       | 141 |     |      | dBμV  | See note (2)<br>See figure (14) for programmable settings                                                                                             |
| IPIP3 <sub>2T</sub>                           |                       | 117 |     |      | dBμV  | See note (2)<br>See figure (14) for programmable settings                                                                                             |
| IPIM2 <sub>2T</sub>                           |                       |     |     | -47  | dBc   | See note (2) , see figure (11)                                                                                                                        |
| IPIM3 <sub>2T</sub>                           |                       |     |     | -46  | dBc   | See note (2), see figure (11)                                                                                                                         |

| Characteristic                | pin    | min  | typ  | max  | units  | conditions                                                                                                                                  |
|-------------------------------|--------|------|------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| LO operating range            |        | 1    |      | 2.3  | GHz    | Maximum tuning range 0.9 GHz determined by application                                                                                      |
| LO phase noise, SSB           |        |      |      |      |        | Application as in figure (15), see figure (16)                                                                                              |
| @ 10 kHz offset               |        |      | -86  |      | dBc/Hz |                                                                                                                                             |
| @ 100 kHz offset              |        |      | -106 |      | dBc/Hz |                                                                                                                                             |
| LO phase noise floor          |        |      |      | -136 | dBc/Hz | Application as in figure (15)                                                                                                               |
| IF output frequency range     | 14, 15 | 1    |      | 1.4  | GHz    |                                                                                                                                             |
| IF output impedance           |        |      |      |      |        | See figure (20)                                                                                                                             |
| Downconverter application     |        |      |      |      |        |                                                                                                                                             |
| Input frequency range         | 9, 10  | 1000 |      | 1400 | MHz    |                                                                                                                                             |
| Input impedance               |        |      | 75   |      | Ω      | See figure (9)                                                                                                                              |
| Input return loss             |        | 12   |      |      | dB     | With input matching network as in figure (10)                                                                                               |
| Input Noise Figure            |        |      |      | 14   | dB     | Tamb=27°C, with input matching network as in figure (10)<br>See figure (19) for programmable settings                                       |
| Conversion gain               |        |      | 12   |      | dB     | Differential voltage gain to 50 $\Omega$ load on output of impedance transformer as in figure (5) See figure (19) for programmable settings |
| Gain variation within channel |        |      |      | 0.5  | dB     | Channel bandwidth 8 MHz within operating frequency range                                                                                    |
| Through gain                  |        |      |      | -20  | dB     | 45-1400 MHz                                                                                                                                 |
| IPIP3 <sub>2T</sub>           |        | 117  |      |      | dBµV   | See note (2)                                                                                                                                |
| IPIM3 <sub>2T</sub>           |        |      |      | -46  | dBc    | See note (2), see figure (11)                                                                                                               |
| LO operating range            |        | 1    |      | 2.3  | GHz    | Maximum tuning range determined by application, see note (4)                                                                                |
| LO phase noise, SSB           |        |      |      |      |        | Application as in figure (17). See figure (18)                                                                                              |
| @ 10 kHz offset               |        |      | -92  |      | dBc/Hz |                                                                                                                                             |
| @ 100 kHz offset              |        |      | -112 |      | dBc/Hz |                                                                                                                                             |
| LO phase noise floor          |        |      |      | -136 | dBc/Hz | Application as in figure (17)                                                                                                               |
| IF output frequency range     | 14, 15 |      |      | 100  | MHz    |                                                                                                                                             |
| IF output impedance           |        |      |      |      |        | See figure (21)                                                                                                                             |
| Synthesiser                   |        |      |      |      |        |                                                                                                                                             |
| SDA, SCL                      | 3, 4   |      |      |      |        | I <sup>2</sup> C 'Fast mode' compliant                                                                                                      |
| Input high voltage            |        | 3    |      | 5.5  | V      |                                                                                                                                             |
| Input low voltage             |        | 0    |      | 1.5  | V      |                                                                                                                                             |
| Input high current            |        |      |      | 10   | μA     | Input voltage = Vcc                                                                                                                         |
| Input low current             |        | -10  |      |      | μA     | Input voltage = Vee                                                                                                                         |

| Characteristic                                       | pin  | min | typ                  | max   | units                      | conditions                                                                                     |
|------------------------------------------------------|------|-----|----------------------|-------|----------------------------|------------------------------------------------------------------------------------------------|
| Leakage current                                      |      |     |                      | 10    | μΑ                         | Vcc=Vee                                                                                        |
| Hysterysis                                           |      |     | 0.4                  |       | V                          |                                                                                                |
| SDA output voltage                                   | 3    |     |                      | 0.4   | V                          | lsink = 3 mA                                                                                   |
|                                                      |      |     |                      | 0.6   | V                          | lsink = 6 mA                                                                                   |
| SCL clock rate                                       | 4    |     |                      | 400   | kHz                        |                                                                                                |
| Charge pump output current                           | 28   |     |                      |       |                            | See figure (27),<br>Vpin = 2V                                                                  |
| Charge pump output leakage                           | 28   |     | +-3                  | +-10  | nA                         | Vpin = 2V                                                                                      |
| Charge pump drive output current                     | 27   | 0.5 |                      |       | mA                         | Vpin = 0.7V                                                                                    |
| Crystal frequency                                    | 1, 2 | 2   |                      | 20    | MHz                        | See figure 23(a) and (b) for application                                                       |
| Recommended crystal series resistance                |      | 10  |                      | 200   | Ω                          | 4 MHz parallel resonant crystal                                                                |
| External reference input<br>frequency                | 2    | 2   |                      | 20    | MHz                        | Sinewave coupled through 10 nF blocking capacitor                                              |
| External reference drive level                       | 2    | 0.2 |                      | 0.5   | Vpp                        | Sinewave coupled through 10 nF blocking capacitor                                              |
| Phase detector comparison<br>frequency               |      |     |                      | 4     | MHz                        |                                                                                                |
| Equivalent phase noise at phase detector             |      |     | -148<br>-152<br>-158 |       | dBc/Hz<br>dBc/Hz<br>dBc/Hz | SSB, within loop bandwidth<br>$F_{comp} = 1MHz$<br>$F_{comp} = 250kHz$<br>$F_{comp} = 62.5kHz$ |
| Local oscillator programmable divider division ratio |      | 240 |                      | 32767 |                            |                                                                                                |
| Reference division ratio                             |      |     |                      |       |                            | See figure (22)                                                                                |
| Output port                                          | 26   |     |                      |       |                            | See note (3)                                                                                   |
| sink current                                         |      | 2   |                      |       | mA                         | Vport = 0.7V                                                                                   |
| leakage current                                      |      |     |                      | 10    | μA                         | Vport =Vcc                                                                                     |
| BUFREF output                                        | 5    |     |                      |       |                            | AC coupled . Note (5)                                                                          |
| output amplitude                                     |      |     | 0.35                 |       | Vpp                        | Enabled by bit RE=1 and default state on power-up                                              |
| output impedance                                     |      |     | 250                  |       | Ω                          |                                                                                                |
| Address select                                       | 24   |     |                      |       |                            | See figure (26) table (3)                                                                      |
| Input high current                                   |      |     |                      | 1     | mA                         | Vin=Vcc                                                                                        |
| Input low current                                    |      |     |                      | -0.5  | mA                         | Vin=Vee                                                                                        |

#### Notes

(1) All power levels are referred to 75  $\Omega$  and 0 dBm = 109 dB $\mu V$ 

(2) Any two tones within RF operating range at 94 dB $\mu$ V beating within band, with output load as in figure (3)

- (3) Port powers up in high impedance state
- (4) To maximise phase noise the tuning range should be minimised and Q of resonator maximised. The application as in figure (17) has a tuning range of 200 MHz.
- (5) If the BUFREF output is not used it should be left open circuit or connected to Vccd and disabled by setting RE = '0'.

# **Absolute Maximum Ratings**

All voltages are referred to Vee at 0V (pins 7, 8, 11, 13, 16, 18, 23, 25)

| Characteristic                              | Pin                     | min  | max     | units | conditions                      |
|---------------------------------------------|-------------------------|------|---------|-------|---------------------------------|
| Supply voltage, V <sub>CC</sub>             | 6, 12,<br>17, 19,<br>22 | -0.3 | 6       | V     |                                 |
| RF input voltage                            | 9, 10                   |      | 117     | dBuV  | Differential, AC coupled inputs |
| All I/O port DC offsets                     |                         | -0.3 | Vcc+0.3 | V     |                                 |
| SDA, SCL DC offsets                         | 3, 4                    | -0.3 | 6       | V     | Vcc = Vee to 5.25V              |
|                                             |                         |      |         |       |                                 |
| Storage temperature                         |                         | -55  | 150     | °C    |                                 |
| Junction temperature                        |                         |      | 125     | °C    | Power applied                   |
| Package thermal resistance, chip to case    |                         |      | 20      | °C/W  |                                 |
| Package thermal resistance, chip to ambient |                         |      | 85      | °C/W  |                                 |
| Power consumption at 5.25V                  |                         |      | 630     | mW    | Maximum power setting           |
| ESD protection (pins 3-28)                  |                         | 1    |         | kV    | Mil-std 883B method 3015 cat1   |
| ESD protection (pins 1,2)                   |                         | 0.75 |         | kV    |                                 |



Figure 28 - Input and output interface circuits (RF section)



Figure 29 - Input and output interface circuits (PLL section)



| Symbol                             |                 | ol Dimer<br>millimet |       |  | Altern. Dimensions<br>in inches |         |        |  |  |
|------------------------------------|-----------------|----------------------|-------|--|---------------------------------|---------|--------|--|--|
| Symbol                             | MIN Nominal MAX |                      |       |  | MIN                             | Nominal | MAX    |  |  |
| Α                                  | 1.70            |                      | 2.00  |  | 0.067                           |         | 0.079  |  |  |
| A1                                 | 0.05            |                      | 0.20  |  | 0.002                           |         | 0.008  |  |  |
| A2                                 | 1.65            |                      | 1.85  |  | 0.065                           |         | 0.073  |  |  |
| D                                  | 9.90            |                      | 10.50 |  | 0.390                           |         | 0.413  |  |  |
| E                                  | 7.40            |                      | 8.20  |  | 0.291                           |         | 0.323  |  |  |
| E1                                 | 5.00            |                      | 5.60  |  | 0.197                           |         | 0.220  |  |  |
| L                                  | 0.55            |                      | 0.95  |  | 0.022                           |         | 0.037  |  |  |
| е                                  | 0.0             | 65 BS                | SC.   |  | 0.026 BSC.                      |         |        |  |  |
| b                                  | 0.22            |                      | 0.38  |  | 0.009                           |         | 0.015  |  |  |
| С                                  | 0.09            |                      | 0.25  |  | 0.004                           |         | 0.010  |  |  |
| Θ                                  | 0°              |                      | 8'    |  | 0°                              |         | °<br>8 |  |  |
|                                    | Pin features    |                      |       |  |                                 |         |        |  |  |
| Ν                                  | 28              |                      |       |  |                                 |         |        |  |  |
| Conforms to JEDEC MO-150 AH Iss. B |                 |                      |       |  |                                 |         |        |  |  |

This drawing supersedes: -418/ED/51481/004 (Swindon/Plymouth)

### Notes:

- 1. A visual index feature, e.g. a dot, must be located within the cross-hatched area.
- 2. Controlling dimension are in millimeters.
- 3. Dimensions D and E1 do not include mould flash or protusion. Mould flash or protusion shall not exceed
- 0.20 mm per side. D and E1 are maximum plastic body size dimensions including mould mismatch.
  4. Dimension b does not include dambar protusion/intrusion. Allowable dambar protusion shall be 0.13 mm total in excess of b dimension. Dambar intrusion shall not reduce dimension b by more than 0.07 mm.

| © Zarlink Semiconductor 2002 All rights reserved. |         |         |        | - |                        | Package Code                |
|---------------------------------------------------|---------|---------|--------|---|------------------------|-----------------------------|
| ISSUE                                             | 1       | 2       | 3      |   | Previous package codes | Package Outline for 28 lead |
| ACN                                               | 201935  | 205232  | 212478 |   |                        | SSOP (5.3mm Body Width)     |
| DATE                                              | 27Feb97 | 25Sep98 | 3Apr02 |   |                        |                             |
| APPRD.                                            |         |         |        |   |                        | GPD00296                    |



# For more information about all Zarlink products visit our Web Site at

### www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE